DocumentCode :
2035880
Title :
A VLSI convolutional neural network architecture for vanishing point computation
Author :
Villemur, M. ; Di Federico, M. ; Julian, P.
Author_Institution :
Departamento de Ingeniería Electrica у de Computadoras, Universidad Nacional del Sur Av. Alem 1253, Bahía Bianca - Argentina
fYear :
2015
fDate :
30-31 July 2015
Firstpage :
53
Lastpage :
57
Abstract :
This paper presents a VLSI Convolutional Neural Network with special features to implement the Vanishing Point algorithm. The architecture is based on a multi-scale array, with one column processor that implements a neural network with local connectivity, a row processor of SIMD elements that can implement generic convolution and a voting mechanism, which is used by the Vanishing Point algorithm. In addition, a 32-bit 7 pipeline-stage has been designed to sequence all the operations. Simulations of the architecture described in a Hardware description language are shown.
Keywords :
Arrays; Clocks; Convolution; Kernel; Neural networks; Registers; Convolutional Neural Networks; Gabor Filters; VLSI; Vanishing Point;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Micro-Nanoelectronics, Technology and Applications (EAMTA), 2015 Argentine School of
Conference_Location :
Villa Maria, Argentina
Print_ISBN :
978-1-4799-8017-8
Type :
conf
DOI :
10.1109/EAMTA.2015.7237379
Filename :
7237379
Link To Document :
بازگشت