• DocumentCode
    2035892
  • Title

    Topological impact on latency and throughput: 2D versus 3D NoC comparison

  • Author

    Ghidini, Yan ; Webber, Thais ; Moreno, E. ; Quadros, I. ; Fagundes, R. ; Marcon, Cesar

  • Author_Institution
    PPGCC - Programa de Pos-Grad. em Cienc. da Comput., PUCRS - Pontificia Univ. Catolica do Rio Grande do Sul, Porto Alegre, Brazil
  • fYear
    2012
  • fDate
    Aug. 30 2012-Sept. 2 2012
  • Firstpage
    1
  • Lastpage
    6
  • Abstract
    NoC has emerged as as efficient communication infrastructure to fulfill the heavy communication requirements of several applications, which are implemented on MPSoC target architectures. 2D NoCs are natural choices of communication infrastructure for the majority of actual chip fabrication technologies. However, wire delay and power consumption are dramatically increasing even when using this kind of topology. In this sense, 3D NoC emerges as an improvement of 2D NoC aiming to reduce the length and number of global interconnections. This work explores architectural impacts of 2D and 3D NoC topologies on latency, throughput and network occupancy. We show that, in average, 3D topologies minimize 30% the application latency and increase 56% the packets throughput, when compared to 2D topologies. In addition, the paper explores the influence of the buffer length on communication architecture latency and on application latency, highlighting that when applying an appropriate buffer length the application latency in reduced up to 3.4 times for 2D topologies and 2.3 times for 3D topologies.
  • Keywords
    network-on-chip; telecommunication network topology; 2D NoC topology; 3D NoC topology; application latency; buffer length; chip fabrication technology; communication architecture latency; communication infrastructure; global interconnections; heavy communication requirement; network occupancy; packets throughput; power consumption; topological impact; wire delay; 2D NoC; 3D NoC; Throughput; latency;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Integrated Circuits and Systems Design (SBCCI), 2012 25th Symposium on
  • Conference_Location
    Brasilia
  • Print_ISBN
    978-1-4673-2606-3
  • Type

    conf

  • DOI
    10.1109/SBCCI.2012.6344439
  • Filename
    6344439