Title :
Investigation of chip-to-chip interconnection structures for high data rates on a low cost silicon interposer
Author :
Dittrich, Michael ; Heinig, Andy
Author_Institution :
Fraunhofer Institute for Integrated Circuits IIS, Design Automation Division EAS, Dresden, Germany
Abstract :
Silicon interposers enable the heterogeneous integration in high performance systems. This paper focuses on interconnections from one chip to a neighboring chip via an interposer. We use a typical silicon interposer with polymer applied to the redistribution layer on both sides and a minimal trace width and spacing of 10 µm. We point out important advantages as well as differences of the chip-to-chip interconnection in comparison to an usual integration using a separate package for each chip and a printed circuit board. The electrical behavior of the interconnections is simulated. We show by simulation that the electrical behavior of a 9 mm interconnection on the interposer is sufficient to drive a bus at 2 Gbit per second. The average power consumption of a state transition of the chip-to-chip interconnection is simulated and compared to the power consumption of a typical printed circuit board transmission line. The results show that the interposer interconnection consumes significantly more power per length than a typical printed circuit board trace because of its increased resistance. Therefore we do not recommend to further decrease the minimal trace width for chip-to-chip interconnections.
Keywords :
Approximation methods; Coplanar waveguides; Integrated circuit interconnections; Integrated circuit modeling; Power demand; Resistance; Silicon; 2.5D integration; chip-to-chip interconnection; interposer; microstrip line;
Conference_Titel :
Signal and Power Integrity (SPI), 2015 IEEE 19th Workshop on
Conference_Location :
Berlin, Germany
DOI :
10.1109/SaPIW.2015.7237381