DocumentCode :
2036125
Title :
Designs of power distribution network for octa-core mobile application processor
Author :
Chen, Nansen
Author_Institution :
System Verification Div., Home Technology Development, MediaTek Inc., Hsinchu, Taiwan
fYear :
2015
fDate :
10-13 May 2015
Firstpage :
1
Lastpage :
4
Abstract :
The high core count processor becomes the current trend to indicate the mobile devices´ power. Mobile devices powered by octa-core CPUs offer faster performance, but suffer the larger dynamic voltage droops, especially for the PCB with the single-sided component placement (SSCP). Some chip-package-board co-simulations using the chip power model and full channel S-parameters were taken to evaluate the different decoupling capacitor configurations, feedback line designs, and the voltage compensation technique between the power management integrated circuit (PMIC) and the application processor (AP). Evaluation results indicated that the proposed single-ended feedback line sensed the most accurate voltage droop on the AP side than the traditional differential feedback lines did. A careful power distribution network design with the early voltage compensation technique reduced 37% of decoupling capacitor cost in the SSCP PCB and achieved the dynamic voltage droop on the AP side less than 10% of supply voltage from the PMIC.
Keywords :
Capacitors; Integrated circuit modeling; Mobile communication; Mobile handsets; Pins; Scattering parameters; Voltage measurement; 4G smartphone; AP; CPM; CPU; DVFS; PDN; PMIC; S-parameters; SSCP PCB; chip-package-board; early voltage compensation (EVC); feedback line; power integrity;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal and Power Integrity (SPI), 2015 IEEE 19th Workshop on
Conference_Location :
Berlin, Germany
Type :
conf
DOI :
10.1109/SaPIW.2015.7237388
Filename :
7237388
Link To Document :
بازگشت