DocumentCode :
2036296
Title :
An efficient systolic array algorithm for the VLSI implementation of a prime-length DHT
Author :
Chiper, D.F. ; Swamy, M.N.S. ; Ahmad, M.O.
Author_Institution :
Iasi Tech. Univ. "Gh. Asachi", Romania
Volume :
1
fYear :
2005
fDate :
14-15 July 2005
Firstpage :
167
Abstract :
In this paper, we present a new systolic algorithm for an efficient design approach using a bi-port memory-based VLSI implementation of the DHT. Using auxiliary input and output sequences and appropriate permutations it is shown that it is possible to compute a prime-length DHT using two cyclic convolutions having the same form and length that can be computed in parallel leading to improve throughput with a reduced hardware and I/O costs. The two computation structures can be mapped on the same linear systolic array using an appropriate hardware-sharing technique. Adopting a bi-port memory-based systolic architecture we can further reduce the hardware complexity and I/O costs while preserving all the advantages of a cyclic convolution based systolic array implementation such as regularity, modularity and a good topology of the interconnection structure.
Keywords :
VLSI; discrete Hartley transforms; systolic arrays; VLSI; biport memory; cyclic convolutions; hardware complexity; hardware sharing technique; interconnection structure; linear systolic array; prime length DHT; systolic array algorithm; Algorithm design and analysis; Computer architecture; Concurrent computing; Costs; Hardware; Memory architecture; Systolic arrays; Throughput; Topology; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Circuits and Systems, 2005. ISSCS 2005. International Symposium on
Print_ISBN :
0-7803-9029-6
Type :
conf
DOI :
10.1109/ISSCS.2005.1509879
Filename :
1509879
Link To Document :
بازگشت