DocumentCode :
2036378
Title :
A new write-invalidate snooping cache coherence protocol for split transaction bus-based multiprocessor systems
Author :
Seong Tae Jhang ; Chu Shik Jhon
Author_Institution :
Dept. of Comput. Eng., Seoul Nat. Univ., South Korea
Volume :
1
fYear :
1993
fDate :
19-21 Oct. 1993
Firstpage :
229
Abstract :
We present a new write-invalidate snooping cache coherence protocol called MMESSII cache protocol which addresses several significant drawbacks of existing write-invalidate snooping protocols under the split transaction bus based multiprocessor environment. In this protocol, each cache block maintains the ID information to identify the processor module that invalidated the block most recently. It also maintains seven cache states which consist of two updated states, one exclusive state, two shared states and two invalidated states. By using these states and the ID information, our protocol can reduce the contention for both memory modules and system bus significantly. We also present the simulation results which. Show better performance of our protocol than that of existing write-invalidate protocols.<>
Keywords :
buffer storage; multiprocessing programs; protocols; shared memory systems; storage management; ID information; MMESSII; memory modules; split transaction bus-based multiprocessor systems; write-invalidate snooping cache coherence protocol; Access protocols; Bandwidth; Broadcasting; Degradation; Employment; Frequency; Multiprocessing systems; Read-write memory; System buses;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON '93. Proceedings. Computer, Communication, Control and Power Engineering.1993 IEEE Region 10 Conference on
Conference_Location :
Beijing, China
Print_ISBN :
0-7803-1233-3
Type :
conf
DOI :
10.1109/TENCON.1993.319970
Filename :
319970
Link To Document :
بازگشت