DocumentCode :
2036468
Title :
Automatic synthesis of VHDL benchmarks to support simulation performance evaluation
Author :
Carter, Harold W.
Author_Institution :
Center for Digital Syst. Eng., Cincinnati Univ., OH, USA
fYear :
1994
fDate :
10-12 May 1994
Firstpage :
452
Lastpage :
456
Abstract :
This paper discusses the issues and potential solutions to the problem of creating benchmarks for evaluating the performance of large parallel VHDL simulators. Automatically creating VHDL programs with known functional and performance characteristics such as maximum potential parallelism, expected computation-to-communication time ratios, and feature sizes is suggested as a low-cost accurate substitute for VHDL benchmarks created by manual methods. An approach to synthetically creating VHDL benchmarks is described. The use of synthetic benchmarks for imitating the desired characteristics of real VHDL code is also addressed
Keywords :
circuit analysis computing; digital simulation; hardware description languages; logic CAD; logic testing; VHDL benchmarks; VHDL code; simulation performance evaluation; synthetic benchmarks; Character generation; Computational modeling; Computer simulation; Concurrent computing; Digital systems; Distributed computing; Optimization methods; Parallel processing; Systems engineering and theory; Workstations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electro/94 International. Conference Proceedings. Combined Volumes.
Conference_Location :
Boston, MA
Print_ISBN :
0-7803-2630-X
Type :
conf
DOI :
10.1109/ELECTR.1994.472679
Filename :
472679
Link To Document :
بازگشت