DocumentCode :
2036585
Title :
Power management in SoC using CPF
Author :
Lakshmi, M.S. ; Vaya, Pukhraj ; Venkataramanan, Srinivasan
Author_Institution :
Dept. of ECE, Amrita Sch. of Eng., Bangalore, India
Volume :
2
fYear :
2011
fDate :
8-10 April 2011
Firstpage :
325
Lastpage :
329
Abstract :
It´s no secret that power is emerging as the most critical issue in system-on-chip (SoC) design today. In this paper, Common Power Format (CPF) has been used to describe the power distribution and its control at RTL level in a system on chip (SoC) design. With CPF one can model the low power aspect of a design more effectively. The power aware results for an SoC, Voice Modulation Engine (VME) were obtained using Cadence power aware simulation software. It gives the ability to functionally verify the power management techniques at the RTL level, reducing costs significantly both in terms of effort and time.
Keywords :
electronic engineering computing; integrated circuit design; power electronics; system-on-chip; CPF; Cadence power aware simulation software; RTL level; SoC; common power format; power distribution; power management; system-on-chip design; voice modulation engine; Chip scale packaging; Computer architecture; Phasor measurement units; Simulation; Switches; System-on-a-chip; Common Power Format; Leakage current; Power Domain; Power Gating;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Computer Technology (ICECT), 2011 3rd International Conference on
Conference_Location :
Kanyakumari
Print_ISBN :
978-1-4244-8678-6
Electronic_ISBN :
978-1-4244-8679-3
Type :
conf
DOI :
10.1109/ICECTECH.2011.5941711
Filename :
5941711
Link To Document :
بازگشت