DocumentCode :
2037123
Title :
Self-calibrating floating-point analog-to-digital converter
Author :
Groza, Voicu ; Debski, Michal
Author_Institution :
Sch. of Inf. Technol. & Eng., Ottawa Univ., Ont., Canada
Volume :
1
fYear :
2005
fDate :
14-15 July 2005
Firstpage :
287
Abstract :
The floating-point analog-to-digital converter (FPADC) is an extended version of the fixed-point ADC. It is designed to deal with a broader dynamic range of signals while exhibiting a smaller relative quantization error. The traditional implementation of the FPADC requires high-precision high-speed components in order to achieve these characteristics for high sampling rates. The paper introduces a new high-speed high-precision FPADC that employs low-grade components whose errors are compensated through a low-speed high-precision calibration mechanism. The precision is maintained at high values by additional hardware that periodically performs calibration cycles. A hybrid hardware-software implementation of the design is carried out and described. Finally, experimental measurements are performed to compare the characteristics of the new FPADC.
Keywords :
analogue-digital conversion; floating point arithmetic; hardware-software codesign; FPADC; calibration mechanism; fixed point ADC; floating point analog to digital converter; hardware-software design; quantization error; Analog-digital conversion; Automatic testing; Built-in self-test; Calibration; Dynamic range; Error correction; Information technology; Quantization; Sampling methods; Signal design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Circuits and Systems, 2005. ISSCS 2005. International Symposium on
Print_ISBN :
0-7803-9029-6
Type :
conf
DOI :
10.1109/ISSCS.2005.1509910
Filename :
1509910
Link To Document :
بازگشت