DocumentCode :
2037413
Title :
AREA optimized low power arithmetic and logic unit
Author :
Rani, T. Esther ; Rani, M. Asha ; Rao, Rameshwar
Author_Institution :
ECE Dept., CVR Coll. of Eng., Hyderabad, India
Volume :
3
fYear :
2011
fDate :
8-10 April 2011
Firstpage :
224
Lastpage :
228
Abstract :
In this paper, we proposed a low power 1-bit full adder (FA) with 10-transistors and this is used in the design ALU. Various 16-bit ALUs are designed and compared. By using low power 1-bit full adder in the implementation of ALU, the power and area are greatly reduced to more than 70% compared to conventional design and 30% compared to transmission gates. So, the design is attributed as an area efficient and low power ALU. This design does not compromise for the speed as the delay of the full adder is minimized thus the overall delay. The leakage power of the design is also reduced by designing the full adder with less number of power supply to ground connections. In fact, power considerations have been the ultimate design criteria in special portable applications. For large number of computations, efficient ALU is to be designed for minimum area and low-power without compromising the high speed.
Keywords :
adders; digital arithmetic; low-power electronics; transistors; ALU; area optimized low power arithmetic; leakage power; logic unit; low power full adder; transistors; word length 1 bit; word length 16 bit; Adders; CMOS integrated circuits; Logic gates; Multiplexing; Power demand; Transistors; Very large scale integration; 10TFA; ALU; CMOS; leakage power; transmission gates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Computer Technology (ICECT), 2011 3rd International Conference on
Conference_Location :
Kanyakumari
Print_ISBN :
978-1-4244-8678-6
Electronic_ISBN :
978-1-4244-8679-3
Type :
conf
DOI :
10.1109/ICECTECH.2011.5941742
Filename :
5941742
Link To Document :
بازگشت