DocumentCode
20382
Title
Analysis of Error Masking and Restoring Properties of Sequential Circuits
Author
Jinghang Liang ; Jie Han ; Lombardi, Floriana
Author_Institution
Dept. of Electr. & Comput. Eng., Univ. of Alberta, Edmonton, AB, Canada
Volume
62
Issue
9
fYear
2013
fDate
Sept. 2013
Firstpage
1694
Lastpage
1704
Abstract
Scaling of CMOS technology into nanometric feature sizes has raised concerns for the reliable operation of logic circuits, such as in the presence of soft errors. This paper deals with the analysis of the operation of sequential circuits. As the feedback signals in a sequential circuit can be logically masked by specific combinations of primary inputs, the cumulative effects of soft errors can be eliminated. This phenomenon, referred to as error masking, is related to the presence of so-called restoring inputs and/or the consecutive presence of specific inputs in multiple clock cycles (equivalent to a synchronizing sequence in switching theory). In this paper, error masking is extensively analyzed using the operations of state transition matrices (STMs) and binary decision diagrams (BDDs) of a finite state machine (FSM) model. The characteristics of state transitions with respect to correlations between the restoring inputs and time sequence are mathematically established using STMs; although the applicability of the STM analysis is restricted due to its complexity, the BDD approach is more efficient and scalable for use in the analysis of large circuits. These results are supported by simulations of benchmark circuits and may provide a basis for further devising efficient and robust implementations when designing FSMs.
Keywords
binary decision diagrams; finite state machines; matrix algebra; sequential circuits; BDD approach; CMOS technology scaling; FSM model; STM; STM analysis; binary decision diagram; complimentary metal oxide semiconductor; error masking property; error restoring property; feedback signal; finite state machine; logic circuit; restoring input; sequential circuit; soft error; state transition matrix; switching theory; Boolean functions; Data structures; Integrated circuit modeling; Integrated circuit reliability; Probabilistic logic; Sequential circuits; Finite state machines (FSMs); binary decision diagrams (BDDs); error masking; sequential circuits; soft errors; state transition matrices (STMs); transition probability matrices;
fLanguage
English
Journal_Title
Computers, IEEE Transactions on
Publisher
ieee
ISSN
0018-9340
Type
jour
DOI
10.1109/TC.2012.147
Filename
6226362
Link To Document