DocumentCode :
2039299
Title :
Low power and area efficient implementation of N-phase non overlapping clock generator using GDI technique
Author :
Hari, Om Prakash ; Mai, A.K.
Author_Institution :
Dept. of Electron. & Commun. Eng., Nat. Inst. of Technol., Durgapur, India
Volume :
3
fYear :
2011
fDate :
8-10 April 2011
Firstpage :
123
Lastpage :
127
Abstract :
This paper proposes a low power implementation of a non-overlapping clock (NOC) generator based on area efficient realization of Gate-Diffusion-Input (GDI) D flip-flops. The design is programmable for the number of required phases of the NOC and the amount of non-overlap period, legitimate over the wide range of frequency. The derived clocking scheme can be used for various dynamic or multi-phase clocked logic gates to decrease complexity and increase speed. The benefits derived proportionate multi-folds when utilized for low frequency bio-medical applications. Simulation results stand unanimous suggesting the design to be area and power efficient while maintaining a low complexity of logic design. Process and temperature invariance adds its acceptability over a wide range of applications. Various alternate realizations of NOC generator are proposed based on design requirements.
Keywords :
biomedical electronics; flip-flops; logic gates; low-power electronics; N-phase nonoverlapping clock generator; area efficient implementation; gate-diffusion-input D flip-flops; low frequency biomedical applications; low power implementation; multiphase clocked logic gates; Clocks; Computer architecture; Generators; Layout; Logic gates; Simulation; Synchronization; Area ffecient NOC; GDI; Low power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Computer Technology (ICECT), 2011 3rd International Conference on
Conference_Location :
Kanyakumari
Print_ISBN :
978-1-4244-8678-6
Electronic_ISBN :
978-1-4244-8679-3
Type :
conf
DOI :
10.1109/ICECTECH.2011.5941814
Filename :
5941814
Link To Document :
بازگشت