DocumentCode :
2040086
Title :
Parallel Computing Platform for Evaluating LDPC Codes Performance
Author :
Alghonaim, Esa ; El-Maleh, Aiman ; Al-Andalusi, Adnan
Author_Institution :
King Fahd Univ. of Pet. & Miner., Dhahran, Saudi Arabia
fYear :
2007
fDate :
24-27 Nov. 2007
Firstpage :
157
Lastpage :
160
Abstract :
This paper presents a novel approach for the design and implementation of a simulation platform for evaluating LDPC codes performance. The existing LDPC code simulation tools consume very long time in evaluating the performance of a specific code design. This is due to the intensive number of required computations. This problem is overcome by developing a parallel protocol to distribute the computations among processing nodes in a TCP/IP network. As indicated by experimental results, the proposed simulation platform is scalable with the number of processing nodes. Another practical advantage of the proposed system is that it does not need dedicated processors to run it; rather, it can utilize idle times of processing nodes in a network and work transparent to a node user. Furthermore, network daemons are used to utilize network nodes even if they are in the log-off state.
Keywords :
IP networks; parallel processing; parity check codes; transport protocols; LDPC codes; TCP/IP network; parallel computing platform; parallel processing; simulation platform; AWGN channels; Additive white noise; Binary phase shift keying; Computational modeling; Counting circuits; Forward error correction; Gaussian noise; Iterative decoding; Parallel processing; Parity check codes; LDPC codes; SPA; iterative decoder; parallel processing; simulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing and Communications, 2007. ICSPC 2007. IEEE International Conference on
Conference_Location :
Dubai
Print_ISBN :
978-1-4244-1235-8
Electronic_ISBN :
978-1-4244-1236-5
Type :
conf
DOI :
10.1109/ICSPC.2007.4728279
Filename :
4728279
Link To Document :
بازگشت