Title :
A low power, self-biased, bandwidth tracking semi-digital PLL design
Author :
Yogesh, M. ; Dietl, Marcus ; Sareen, P. ; Dewan, K.
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Linkoping, Sweden
Abstract :
In a conventional charge-pump based PLL design, the loop parameters such as the bandwidth, jitter performance, charge-pump current, pull-in range among others govern the architecture and implementation details of the PLL. Different loop parameter specification change with a change in the reference frequency and in most cases, requires careful re-design of some of the PLL blocks. This paper describes the implementation of a semi-digital PLL for high bandwidth applications, which is self-biased, low-power and exhibits bandwidth tracking for all reference frequencies between 40 MHz and 2.5 GHz in 65nm CMOS technology. This design can be used for a wide range of reference frequencies without redesigning any block. The bandwidth can be fixed to some fraction of the reference frequency during design time. In this work, the PLL is designed to make the bandwidth track 1/20th of the reference frequency. Since this PLL is self-compensated, the PLL performance and the bandwidth remains the same over PVT corners.
Keywords :
CMOS integrated circuits; bandwidth allocation; integrated circuit design; jitter; low-power electronics; phase locked loops; CMOS technology; PLL blocks; PLL performance; PVT; bandwidth tracking semidigital PLL design; charge-pump current; conventional charge-pump based PLL design; frequency 40 MHz to 2.5 GHz; jitter performance; loop parameter specification change; loop parameters; low power PLL design; pull-in range; reference frequency; self-biased PLL design; size 65 nm;
Conference_Titel :
Electronics Design, Systems and Applications (ICEDSA), 2012 IEEE International Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-1-4673-2162-4
DOI :
10.1109/ICEDSA.2012.6507782