DocumentCode :
2040851
Title :
Noise Suppression in VLSI Circuits Using Dummy Metal Fill
Author :
Gaskill, Steven ; Shilimkar, Vikas ; Weisshaar, Andreas
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Oregon State Univ., Corvallis, OR
fYear :
2008
fDate :
12-15 May 2008
Firstpage :
1
Lastpage :
4
Abstract :
Modern IC processes require metal fill patterning to achieve global uniformity of the metallization/oxide layers. Electrically these fills are often viewed as parasitics to be minimized. In this paper we actively use metal fill to suppress crosstalk noise between coupled traces by selectively grounding metal fills. However, the tradeoff of this improvement is higher total capacitance leading to increased interconnect delay times. We propose design rules that optimize this tradeoff between crosstalk and delay. The design parameters considered include placement of grounded fills, buffer distance and fill shapes. We show that it is best to start grounding metal fills farthest away from the signal traces.
Keywords :
VLSI; crosstalk; delays; filler metals; integrated circuit design; integrated circuit interconnections; integrated circuit metallisation; integrated circuit noise; interference suppression; IC design; VLSI circuit; crosstalk noise suppression; dummy metal fill; interconnect delay time; metallization layer; oxide layer; very large scale integration; Circuit noise; Coupling circuits; Crosstalk; Delay; Grounding; Integrated circuit interconnections; Integrated circuit noise; Metallization; Parasitic capacitance; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Propagation on Interconnects, 2008. SPI 2008. 12th IEEE Workshop on
Conference_Location :
Avignon
Print_ISBN :
978-1-4244-2317-0
Electronic_ISBN :
978-1-4244-2318-7
Type :
conf
DOI :
10.1109/SPI.2008.4558407
Filename :
4558407
Link To Document :
بازگشت