DocumentCode :
2040998
Title :
A Low Power Fast Settling CMOS S&H utilizing Auxiliary Slew Circuits
Author :
Ghajar, M. Reza ; Shirazi, Arashk Norouzpour ; Shoaei, Omid
Author_Institution :
Sch. of Electr. & Comput. Eng., Univ. of Tehran, Tehran, Iran
fYear :
2007
fDate :
24-27 Nov. 2007
Firstpage :
293
Lastpage :
296
Abstract :
In this work new modifications to flip-around sample and hold amplifier (S&H) are presented, which improve slew rate and settling behavior of the S&H. It also results in power minimization of the OTA. Design procedure for maximum spurious free dynamic range (SFDR) and minimum power consumption of the proposed S&H is described. Using this technique, a 100 MSPS S&H with 90 dB SFDR and 4 mW power consumption is implemented in 0.18 ¿m technology. Since slewing behavior is important issue in most switched capacitor (SC) circuits, the use of the proposed method is not restricted to the flip around S&H architecture, and it can also be modified for other configurations such as gain stages.
Keywords :
CMOS analogue integrated circuits; low-power electronics; operational amplifiers; sample and hold circuits; auxiliary slew circuit; gain-boosted OTA; low-power CMOS flip-around sample and hold amplifier design; maximum spurious free dynamic range; operational transconductance amplifier; power 4 mW; power consumption minimization; size 0.18 mum; switched capacitor circuit; Analog circuits; CMOS process; Dynamic range; Energy consumption; Integrated circuit noise; Minimization; Signal design; Signal processing; Signal to noise ratio; Voltage; Flip around; Sample and hold;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing and Communications, 2007. ICSPC 2007. IEEE International Conference on
Conference_Location :
Dubai
Print_ISBN :
978-1-4244-1235-8
Electronic_ISBN :
978-1-4244-1236-5
Type :
conf
DOI :
10.1109/ICSPC.2007.4728313
Filename :
4728313
Link To Document :
بازگشت