DocumentCode :
2042154
Title :
A stochastic parallel algorithm and its applications to VLSI layout
Author :
Qiao Changge ; Gao Deyuan
Author_Institution :
Northwestern Polytech. Univ., Xian, China
Volume :
2
fYear :
1993
fDate :
19-21 Oct. 1993
Firstpage :
1178
Abstract :
There are some problems that can be reduced to combinatorial optimization in VLSI layout. Using traditional methods, it could not escape from local extrema and often could not find valid solutions. We use a stochastic parallel algorithm to obtain valid and optimal result, through formalizing VLSI layout problems, choosing appropriate annealing schedule and parameters. The algorithm we used has low time and space complexity, high parallelism, and it is easy to be implemented using VLSI circuits. The results we obtained show the effectiveness and universality of the algorithm.<>
Keywords :
VLSI; circuit layout CAD; computational complexity; parallel algorithms; stochastic programming; VLSI layout; annealing schedule; combinatorial optimization; space complexity; stochastic parallel algorithm; time complexity; Annealing; Application software; Circuits; Cost function; Neural networks; Parallel algorithms; Parallel processing; Routing; Stochastic processes; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON '93. Proceedings. Computer, Communication, Control and Power Engineering.1993 IEEE Region 10 Conference on
Conference_Location :
Beijing, China
Print_ISBN :
0-7803-1233-3
Type :
conf
DOI :
10.1109/TENCON.1993.320214
Filename :
320214
Link To Document :
بازگشت