DocumentCode :
2043522
Title :
The eDRAM based L3-cache of the BlueGene/L supercomputer processor node
Author :
Ohmacht, Martin ; Hoenicke, Dirk ; Haring, Ruud ; Gara, Alan
Author_Institution :
IBM Thomas J. Watson Res. Center, Hawthorne, NY, USA
fYear :
2004
fDate :
27-29 Oct. 2004
Firstpage :
18
Lastpage :
22
Abstract :
BlueGene/L is a supercomputer consisting of 64K dual-processor system-on-a-chip compute nodes, capable of delivering an arithmetic peak performance of 5.6Gflops per node. To match the memory speed to the high compute performance, the system implements an aggressive three-level on-chip cache hierarchy for each node. The implemented hierarchy offers high bandwidth and integrated prefetching on cache hierarchy levels 2 and 3 to reduce memory access time. The integrated L3-cache stores a total of 4MB of data, using multibank embedded DRAM. The 1024 bit wide data port of the embedded DRAM provides 22.4GB/s bandwidth to serve the speculative prefetching demands of the two processor cores and the Gigabit Ethernet DMA engine.
Keywords :
DRAM chips; cache storage; memory architecture; parallel architectures; parallel machines; system-on-chip; BlueGene-L supercomputer processor node; Gigabit Ethernet DMA engine; L3 cache hierarchy; multibank embedded DRAM; parallel machine; prefetching; system-on-chip; Arithmetic; Bandwidth; Computer architecture; Delay; Ethernet networks; High performance computing; Prefetching; Random access memory; Supercomputers; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architecture and High Performance Computing, 2004. SBAC-PAD 2004. 16th Symposium on
ISSN :
1550-6533
Print_ISBN :
0-7695-2240-8
Type :
conf
DOI :
10.1109/SBAC-PAD.2004.40
Filename :
1364732
Link To Document :
بازگشت