Title :
Timed automata based analysis of embedded system architectures
Author :
Hendriks, Martijn ; Verhoef, Marcel
Author_Institution :
Radboud Univ. Nijmegen
Abstract :
We show that timed automata can be used to model and to analyze timeliness properties of embedded system architectures. Using a case study inspired by industrial practice, we present in detail how a suitable timed automata model is composed. Exact upper bounds on the timeliness properties can be found with the Uppaal model checker for a number of usage scenarios. We compare our results with three other performance modeling techniques. This comparison shows that if the state space of the model is tractable, Uppaal gives the most accurate results at similar cost. The proposed modeling strategy can be automated, which alleviates the difficulty and error-proneness of manually constructing timed automata models
Keywords :
automata theory; computer architecture; embedded systems; formal specification; Uppaal model checker; embedded system architecture; exact upper bound; timed automata based analysis; timeliness properties; Automata; Consumer electronics; Costs; Embedded system; Information technology; Performance analysis; Real time systems; State-space methods; Time to market; Upper bound;
Conference_Titel :
Parallel and Distributed Processing Symposium, 2006. IPDPS 2006. 20th International
Conference_Location :
Rhodes Island
Print_ISBN :
1-4244-0054-6
DOI :
10.1109/IPDPS.2006.1639422