Title :
Performance and power analysis of time-multiplexed execution on dynamically reconfigurable processor
Author :
Hasegawa, Yohei ; Abe, Shohei ; Kurotaki, Shunsuke ; Tuan, Vu Manh ; Katsura, Naohiro ; Nakamura, Takuro ; Nishimura, Takashi ; Amano, Hideharu
Author_Institution :
Graduate Sch. of Sci. & Technol., Keio Univ., Japan
Abstract :
Dynamically reconfigurable processor (DRP) developed by NEC Electronics is a coarse grain reconfigurable processor that selects a datapath called a context from the on-chip repository of sixteen circuit configurations at runtime. The time-multiplexed execution based on the multi-context functionality is expected to drastically improve area and power efficiency. To demonstrate the impact of the time-multiplexed execution, we have implemented several stream applications on DRP with various context sizes. Throughout the evaluation based on real application designs, we analyzed the impact of the time-multiplexed execution on performance and power dissipation quantitatively.
Keywords :
performance evaluation; power consumption; reconfigurable architectures; system-on-chip; circuit configuration; dynamically reconfigurable processor; multicontext functionality; on-chip repository; power analysis; power dissipation; time-multiplexed execution; Circuits; Field programmable gate arrays; Intellectual property; National electric code; Performance analysis; Phase locked loops; Power dissipation; Runtime; Throughput; Tiles;
Conference_Titel :
Parallel and Distributed Processing Symposium, 2006. IPDPS 2006. 20th International
Print_ISBN :
1-4244-0054-6
DOI :
10.1109/IPDPS.2006.1639431