Title :
A high-level target-precise model for designing reconfigurable HW tasks
Author :
Boden, Maik ; Rülke, Steffen ; Becker, Jürgen
Author_Institution :
Fraunhofer IIS, Dresden
Abstract :
The increasing complexity of embedded digital HW/SW systems, rising chip development and fabrication costs, and a shortened time-to-market require system-level design methods and the use of reconfigurable architectures. Our design method concerns the modelling of a system and its HW tasks at a high abstraction level. Using design patterns and macros, our library-based approach provides a consistent flow from an executable specification to its implementation. These templates ease the efficient application of partially run-time reconfigurable architectures. A case study depicts the high-level modelling of a HW task and its implementation in detail
Keywords :
hardware-software codesign; reconfigurable architectures; embedded digital hardware-software systems; library-based approach; reconfigurable architectures; reconfigurable hardware task design; system-level design; Computer architecture; Costs; Design methodology; Embedded system; High level synthesis; Libraries; Reconfigurable architectures; Runtime; System-level design; Time to market;
Conference_Titel :
Parallel and Distributed Processing Symposium, 2006. IPDPS 2006. 20th International
Conference_Location :
Rhodes Island
Print_ISBN :
1-4244-0054-6
DOI :
10.1109/IPDPS.2006.1639438