DocumentCode :
2046018
Title :
Truncated multipliers through power-gating for degrading precision arithmetic
Author :
Albicocco, Pietro ; Cardarilli, Gian Carlo ; Nannarelli, Alberto ; Petricca, Massimo ; Re, Matteo
Author_Institution :
Dept. of Electr. Eng., Univ. of Rome Tor Vergata, Rome, Italy
fYear :
2013
fDate :
3-6 Nov. 2013
Firstpage :
2172
Lastpage :
2176
Abstract :
When reducing the power dissipation of resource constrained electronic systems is a priority, some precision can be traded-off for lower power consumption. In signal processing, it is possible to have an acceptable quality of the signal even introducing some errors. In this work, we apply power-gating to multipliers to obtain a programmable truncated multiplier. The method consists in disabling the least-significant columns of the multiplier by power-gating logic in the partial products generation and accumulation array.
Keywords :
digital arithmetic; logic design; low-power electronics; multiplying circuits; accumulation array; least significant column disabling; partial product generation; power dissipation; power gating logic; precision arithmetic; programmable truncated multiplier; resource constrained electronic systems; signal processing; signal quality; Clocks; Delays; Digital signal processing; Finite impulse response filters; Layout; Logic gates; Power dissipation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2013 Asilomar Conference on
Conference_Location :
Pacific Grove, CA
Print_ISBN :
978-1-4799-2388-5
Type :
conf
DOI :
10.1109/ACSSC.2013.6810694
Filename :
6810694
Link To Document :
بازگشت