DocumentCode :
2046215
Title :
Exploiting dynamic reconfiguration of platform FPGAs: implementation issues
Author :
Silva, Miguel L. ; Ferreira, Joao Canas
Author_Institution :
FEUP/DEEC, Porto
fYear :
2006
fDate :
25-29 April 2006
Abstract :
The effective use of dynamic reconfiguration requires the designer to address many implementation issues. The market introduction of feature-full platform FPGAs equipped with embedded CPU blocks expands the number of situations where dynamic reconfiguration may be applied to improve overall performance and logic utilization. The paper compares the design of two similar systems supporting dynamic reconfiguration and the issues that were addressed in their implementation. The first system supports 32-bit data transfers between CPU and the dynamically reconfigurable circuits. The other implementation supports 64-bit transfers, but its effective use is more complicated and several restrictions must be taken into account. The work includes a performance comparison of the two designs on several simple tasks, including pattern matching, image processing and hashing
Keywords :
field programmable gate arrays; image processing; logic design; pattern matching; reconfigurable architectures; 32 bit; 64 bit; dynamic reconfiguration; embedded CPU block; feature-full platform FPGA; hashing; image processing; pattern matching; Central Processing Unit; Circuits; Contracts; Field programmable gate arrays; Hardware; Image processing; Pattern matching; Reconfigurable logic; Runtime; Scholarships;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing Symposium, 2006. IPDPS 2006. 20th International
Conference_Location :
Rhodes Island
Print_ISBN :
1-4244-0054-6
Type :
conf
DOI :
10.1109/IPDPS.2006.1639447
Filename :
1639447
Link To Document :
بازگشت