DocumentCode :
2046755
Title :
Performance optimization of self-timed circuits
Author :
Franklin, Mark A. ; Prabhu, Prithvi
Author_Institution :
Comput. & Commun. Res. Center, Washington Univ., St. Louis, MO, USA
fYear :
1998
fDate :
19-21 Feb 1998
Firstpage :
374
Lastpage :
379
Abstract :
In this paper, we present methods for improving the performance of self-timed computation blocks. The Hybrid Completion method permits the design of a spectrum of completion circuits ranging from those based on pure bounded delays to those based on full complementary circuit development. This is achieved by using a subset of the outputs of the computation block to generate the overall completion signal. Thus, the extra circuitry for the completion signals of the other outputs is eliminated. The computation block´s delay might also be reduced since fewer signals are required to generate the overall completion signal. The approach seeks to incorporate the area efficiency of the bounded delay approach and the operand based delay sensitivity of the full complementary approach
Keywords :
adders; asynchronous circuits; circuit optimisation; delays; finite state machines; integrated circuit design; logic CAD; sensitivity analysis; area efficiency; bounded delay approach; full complementary approach; full complementary circuit; hybrid completion method; operand based delay sensitivity; overall completion signal; pure bounded delays; self-timed circuits; Asynchronous circuits; Circuits; Clocks; Delay; Design methodology; Integrated circuit interconnections; Microprocessors; Optimization; Pipelines; Power dissipation; Signal generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 1998. Proceedings of the 8th Great Lakes Symposium on
Conference_Location :
Lafayette, LA
ISSN :
1066-1395
Print_ISBN :
0-8186-8409-7
Type :
conf
DOI :
10.1109/GLSV.1998.665323
Filename :
665323
Link To Document :
بازگشت