DocumentCode :
2047288
Title :
A statistical error-compensated Booth multipliers and its DCT applications
Author :
Chen, Yuan-Ho ; Chang, Tsin-Yuan ; Jou, Ruei-Yuan
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2010
fDate :
21-24 Nov. 2010
Firstpage :
1146
Lastpage :
1149
Abstract :
In this paper a statistical error compensation (SEC) method for fixed-width Booth multipliers is proposed. According to the statistical simulation for the truncation part, the adaptive compensated biases based on the truncated factors for different bit-width compensated circuit are made up. For the 8×8 fixed-width Booth multiplier as an example, the proposed method achieves higher accuracy comparison with previous works under the same area cost. Furthermore, the proposed SEC Booth multiplier is implemented in two-dimensional (2-D) discrete cosine transform (DCT). Compared to traditional Booth multiplier´s applications, the proposed 2-D DCT core can reduce 22% area cost with almost 2 dB peak signal-to-noise ratio (PSNR) penalty. Therefore, the proposed multiplier has a low hardware cost achieving high accuracy designs.
Keywords :
discrete cosine transforms; error compensation; multiplying circuits; statistical analysis; 2D DCT; PSNR; SEC booth multiplier; adaptive compensated biases; bit-width compensated circuit; fixed-width Booth multipliers; peak signal-to-noise ratio; statistical error compensation method; statistical error-compensated booth multipliers; statistical simulation; two-dimensional discrete cosine transform;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2010 - 2010 IEEE Region 10 Conference
Conference_Location :
Fukuoka
ISSN :
pending
Print_ISBN :
978-1-4244-6889-8
Type :
conf
DOI :
10.1109/TENCON.2010.5686398
Filename :
5686398
Link To Document :
بازگشت