DocumentCode :
2047458
Title :
Design of low power and high speed configurable booth multiplier
Author :
Moni, D. Jackuline ; Sophia, P. Eben
Author_Institution :
Dept. of Electron. & Commun. Eng., Karunya Univ., Coimbatore, India
Volume :
6
fYear :
2011
fDate :
8-10 April 2011
Firstpage :
338
Lastpage :
342
Abstract :
A configurable multiplier optimized for low power and high speed operations and which can be configured either for single 16-bit multiplication operation, single 8-bit multiplication or twin parallel 8-bit multiplication is designed. The output product can be truncated to further decrease power consumption and increase speed by sacrificing a bit of output precision. Furthermore, the proposed multiplier maintains an acceptable output quality with enough accuracy when truncation is performed. Thus it provides a flexible arithmetic capacity and a tradeoff between output precision and power consumption. The approach also dynamically detects the input range of multipliers and disables the switching operation of the non effective ranges. Thus the ineffective circuitry can be efficiently deactivated, thereby reducing power consumption and increasing the speed of operation. Thus the proposed multiplier outperforms the conventional multiplier in terms of power and speed efficiencies.
Keywords :
low-power electronics; multiplying circuits; configurable booth multiplier; high speed operation; low power operation; power consumption; word length 16 bit; word length 8 bit; Adders; Delay; Digital signal processing; Encoding; Multimedia communication; Power demand; Switches; Booth multiplier (BM); configurable multiplication; low-power design; partially guarded computation; truncation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Computer Technology (ICECT), 2011 3rd International Conference on
Conference_Location :
Kanyakumari
Print_ISBN :
978-1-4244-8678-6
Electronic_ISBN :
978-1-4244-8679-3
Type :
conf
DOI :
10.1109/ICECTECH.2011.5942111
Filename :
5942111
Link To Document :
بازگشت