• DocumentCode
    2047672
  • Title

    Two-dimensional analytical model for drain induced barrier lowering (DIBL) in short channel MOSFETs

  • Author

    Mutlu, Ayhan A. ; Rahman, Mahmud

  • Author_Institution
    Dept. of Electr. Eng., Santa Clara Univ., CA, USA
  • fYear
    2000
  • fDate
    2000
  • Firstpage
    340
  • Lastpage
    344
  • Abstract
    An analytical model to elucidate various effects of drain induced barrier lowering in a short channel MOSFET´s performance is presented. In particular, the amount of drain bias induced depletion charge under the gate is assessed and an expression for the distribution of this charge along the channel length is developed. Then, based on a simplified two-dimensional solution of Poisson´s equation along the channel, the potential barrier lowering between source and channel, and consequently threshold voltage shift is estimated. The results are compared with numerical simulation data for deep submicron NMOS devices. Finally, the dependence of threshold voltage on drain bias for LDD and non-LDD MOSFETs with effective channel lengths down to deep submicron range has been investigated. Due to its simplicity, the developed model is suitable for circuit simulators
  • Keywords
    MOSFET; semiconductor device models; DIBL; LDD MOSFET; Poisson equation; analytical model; circuit simulators; drain bias induced depletion charge; drain induced barrier lowering; effective channel length; nonLDD MOSFET; performance; potential barrier lowering; short channel MOSFETs; threshold voltage shift; two-dimensional analytical model; Analytical models; Circuit simulation; Digital circuits; Energy barrier; MOS devices; MOSFETs; Medical simulation; Numerical simulation; Poisson equations; Threshold voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Southeastcon 2000. Proceedings of the IEEE
  • Conference_Location
    Nasville, TN
  • Print_ISBN
    0-7803-6312-4
  • Type

    conf

  • DOI
    10.1109/SECON.2000.845589
  • Filename
    845589