DocumentCode :
2048492
Title :
Normalization at the arithmetic bit level
Author :
Wedler, Markus ; Stoffel, Dominik ; Kunz, Wolfgang
Author_Institution :
Dept. of Electr. & Comput. Eng., Kaiserslautern Univ., Germany
fYear :
2005
fDate :
13-17 June 2005
Firstpage :
457
Lastpage :
462
Abstract :
The authors proposed a normalization technique for verifying arithmetic circuits in a bounded model checking environment. The presented technique operates on the arithmetic bit level (ABL) description of the arithmetic circuit parts and the property. The ABL description could easily be provided by the front-end of an RTL property checker. The proposed normalization greatly simplifies the SAT instances to be solved for arithmetic circuit verification. The approach has been applied successfully to verify the integer pipeline of an industrial microprocessor with advanced DSP capabilities.
Keywords :
computability; digital arithmetic; formal verification; logic design; RTL property checker; arithmetic bit level; arithmetic circuit verification; bounded model checking; integer pipeline; normalization; satisfiability; Algorithm design and analysis; Arithmetic; Data mining; Digital circuits; Digital signal processing; Electronic design automation and methodology; Microprocessors; Permission; Pipelines; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings. 42nd
Print_ISBN :
1-59593-058-2
Type :
conf
DOI :
10.1109/DAC.2005.193852
Filename :
1510372
Link To Document :
بازگشت