DocumentCode :
2048693
Title :
Power optimal dual-Vdd buffered tree considering buffer stations and blockages
Author :
Tam, King Ho ; He, Lei
Author_Institution :
Dept. of Electr. Eng., California Univ., Los Angeles, CA, USA
fYear :
2005
fDate :
13-17 June 2005
Firstpage :
497
Lastpage :
502
Abstract :
This paper presents the first in-depth study on applying dual Vdd buffers to buffer insertion and multi-sink buffered tree construction for power minimization under delay constraint. To tackle the problem of dramatic complexity increment due to simultaneous delay and power consideration and increased buffer choices, we develop a sampling-based sub-solutions (i.e. options) propagation method and a balanced search tree-based data structure for option pruning. We obtain 17× speedup with little loss of optimality compared to the exact option propagation. Moreover, compared to buffer insertion with single Vdd buffers, dual-Vdd buffers reduce power by 23% at the minimum delay specification. In addition, compared to the delay-optimal tree using single Vdd buffers, our power-optimal buffered tree reduces power by 7% and 18% at the minimum delay specification when single Vdd and dual Vdd buffers are used respectively.
Keywords :
integrated circuit design; low-power electronics; network routing; tree searching; balanced search tree-based data structure; buffer blockages; buffer insertion; buffer stations; delay constraint; multisink buffered tree construction; option pruning; power minimization; power optimal dual-Vdd buffered tree; sampling-based sub-solutions propagation; Algorithm design and analysis; Digital video broadcasting; Helium; Integrated circuit interconnections; Minimization; Permission; Propagation delay; Routing; Tree data structures; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings. 42nd
Print_ISBN :
1-59593-058-2
Type :
conf
DOI :
10.1109/DAC.2005.193860
Filename :
1510380
Link To Document :
بازگشت