DocumentCode :
2048731
Title :
Path based buffer insertion
Author :
Sze, C.N. ; Alpert, Charles J. ; Hu, Jiang ; Shi, Weiping
Author_Institution :
Dept. of Electr. Eng., Texas A&M Univ., College Station, TX, USA
fYear :
2005
fDate :
13-17 June 2005
Firstpage :
509
Lastpage :
514
Abstract :
Along with the progress of VLSI technology, buffer insertion plays an increasingly critical role on affecting circuit design and performance. Traditional buffer insertion algorithms are mostly net based and therefore often result in sub-optimal delay or unnecessary buffer expense due to the lack of global view. In this paper, we propose a novel path based buffer insertion scheme which can overcome the weakness of the net based approaches. We also discuss some potential difficulties of the path based buffer insertion approach and propose solutions to them. A fast estimation on buffered delay is employed to improve the solution quality. Gate sizing is also considered at the same time. Experimental results show that our method can efficiently reduce buffer/gate cost significantly (by 71 % on average) when compared to traditional net based approaches. To the best of our knowledge, this is the first work on path based buffer insertion and simultaneous gate sizing.
Keywords :
VLSI; integrated circuit interconnections; integrated circuit layout; network routing; VLSI technology; buffered delay; circuit design; gate sizing; global routing; integrated circuit layout; interconnect synthesis; path based buffer insertion; power minimization; Algorithm design and analysis; Circuit synthesis; Costs; Delay estimation; Integrated circuit interconnections; Integrated circuit synthesis; Permission; Routing; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings. 42nd
Print_ISBN :
1-59593-058-2
Type :
conf
DOI :
10.1109/DAC.2005.193862
Filename :
1510382
Link To Document :
بازگشت