Title :
Line edge roughness and spacing effect on low-k TDDB characteristics
Author :
Chen, F. ; Lloyd, J.R. ; Chanda, K. ; Achanta, R. ; Bravo, O. ; Strong, A. ; McLaughlin, P.S. ; Shinosky, M. ; Sankaran, S. ; Gebreselasie, E. ; Stamper, A.K. ; He, Z.X.
Author_Institution :
IBM Microelectron., Essex Junction, VT
fDate :
April 27 2008-May 1 2008
Abstract :
The study of low-k TDDB line space scaling is important for assuring robust reliability for new technologies. Although spacing effects due to line edge roughness (LER) on low-k TDDB lifetime were reported previously (Chen et al., 2007; Lloyd et al., 2007; Kim et al., 2007), there has been a lack of an analytical model with which to link line edge roughness to experimental TDDB data in a simple quantitative format. This work reports a thorough investigation into the low-k SiCOH line LER effect on low-k TDDB covering both experimental results and finite element modeling (FEM) simulations. The maximum electric field intensity as a result of sidewall LER bump was found to depend on the bump curvature. The decrease of low-k line spacing that resulted in a shorter TDDB lifetime even under the same applied electric field was then carefully analyzed. A simple analytical model of the effect of line edge roughness on TDDB failure time reduction is presented. This model was verified by experimental results. Additionally, a method to electrically quantify an overall line edge roughness is introduced.
Keywords :
electric breakdown; finite element analysis; integrated circuit interconnections; integrated circuit modelling; integrated circuit reliability; low-k dielectric thin films; silicon compounds; FEM; SiCOH; VLSI circuits; chip interconnect; electric field intensity; finite element modeling; line edge roughness; low-k TDDB characteristics; reliability; spacing effect; time-dependent dielectric breakdown; Acceleration; Analytical models; Breakdown voltage; Dielectric breakdown; Dielectric materials; Integrated circuit interconnections; Microelectronics; Microscopy; Space technology; Stress; Cu interconnect; ILD; line edge roughness; low-k; macroscopic line-to-line spacing variation; microscopic line-to-line spacing variation; reliability; spacing scaling; time-dependent dielectric breakdown;
Conference_Titel :
Reliability Physics Symposium, 2008. IRPS 2008. IEEE International
Conference_Location :
Phoenix, AZ
Print_ISBN :
978-1-4244-2049-0
Electronic_ISBN :
978-1-4244-2050-6
DOI :
10.1109/RELPHY.2008.4558874