DocumentCode :
2049491
Title :
Statistical static timing analysis: how simple can we get?
Author :
Amin, Chirayu S. ; Menezes, Noel ; Killpack, Kip ; Dartu, Florentin ; Choudhury, Umakanta ; Hakim, Nagib ; Ismail, Yehea I.
Author_Institution :
Dept. of Electr. & Comput. Eng., Northwestern Univ., Evanston, IL, USA
fYear :
2005
fDate :
13-17 June 2005
Firstpage :
652
Lastpage :
657
Abstract :
With an increasing trend in the variation of the primary parameters affecting circuit performance, the need for statistical static timing analysis (SSTA) has been firmly established in the last few years. While it is generally accepted that a timing analysis tool should handle parameter variations, the benefits of advanced SSTA algorithms are still questioned by the designer community because of their significant impact on complexity of STA flows. In this paper, we present convincing evidence that a path-based SSTA approach implemented as a post-processing step captures the effect of parameter variations on circuit performance fairly accurately. On a microprocessor block implemented in 90nm technology, the error in estimating the standard deviation of the timing margin at the inputs of sequential elements is at most 0.066 FO4 delays, which translates in to only 0.31% of worst case path delay.
Keywords :
integrated circuit testing; statistical analysis; timing; SSTA algorithms; STA flows; circuit performance; process variations; standard deviation; statistical static timing analysis; Algorithm design and analysis; Circuit optimization; Delay estimation; Integrated circuit synthesis; Integrated circuit technology; Microprocessors; Performance analysis; Performance loss; Permission; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings. 42nd
Print_ISBN :
1-59593-058-2
Type :
conf
DOI :
10.1109/DAC.2005.193892
Filename :
1510412
Link To Document :
بازگشت