• DocumentCode
    2049581
  • Title

    Formal verification - is it real enough?

  • Author

    Wolfsthal, Yaron ; Gott, Rebecca M.

  • Author_Institution
    IBM Haifa Res. Lab., Israel
  • fYear
    2005
  • fDate
    13-17 June 2005
  • Firstpage
    670
  • Lastpage
    671
  • Abstract
    While formal verification (FV) of logic designs has been described in an industrial context, it has not yet become a mainstream methodology. The purpose of this report is to summarize a body of experience in the application of industrial-scale FV. FV is a realistic means to successfully address the growing complexities of contemporary design. Introducing FV into the design flow is a strategic decision that requires investment in engineering resources (training and methodology adjustment) as well as support and commitment from management. When appropriately applied, FV is a powerful verification vehicle which contributes to increasing design quality and shortening time to market, with a notable return on the investment in engineering resources.
  • Keywords
    formal verification; logic design; design quality; engineering resources; formal verification; logic design; Automotive engineering; Design engineering; Engineering management; Formal verification; Industrial training; Investments; Logic design; Management training; Power engineering and energy; Resource management;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference, 2005. Proceedings. 42nd
  • Print_ISBN
    1-59593-058-2
  • Type

    conf

  • DOI
    10.1109/DAC.2005.193895
  • Filename
    1510415