DocumentCode :
2049831
Title :
A multi-bit error detection scheme for DRAM using partial sums with parallel counters
Author :
Narasimham, Balaji ; Luk, Wing K.
Author_Institution :
Dept. of EECS, Vanderbilt Univ., Nashville, TN
fYear :
2008
fDate :
April 27 2008-May 1 2008
Firstpage :
202
Lastpage :
205
Abstract :
Multi-bit soft errors are a key reliability concern for advanced technology memories. Along with soft errors, multi-bit retention errors due to leakage are also a concern for DRAM memory. We have developed a fast, multi-bit/all-bit error detection scheme based on the unidirectional error property of DRAM. The scheme allows tradeoff between detection speed, code length and circuit area. Electrical simulation results at 45-nm SOI technology for a 128-bit data-path indicate that the error detection can be achieved in a single clock cycle with clock frequency greater than 3.3 GHz.
Keywords :
DRAM chips; counting circuits; error detection; 128-bit data-path; DRAM; SOI technology; clock frequency; code length; electrical simulation; multi-bit error detection; multi-bit soft errors; parallel counters; partial sums; unidirectional error property; Adders; Circuit simulation; Clocks; Computer errors; Counting circuits; Delay; Error correction; Event detection; Radiation detectors; Random access memory; DRAM; error detection; parallel counters; partial sums; soft error;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium, 2008. IRPS 2008. IEEE International
Conference_Location :
Phoenix, AZ
Print_ISBN :
978-1-4244-2049-0
Electronic_ISBN :
978-1-4244-2050-6
Type :
conf
DOI :
10.1109/RELPHY.2008.4558886
Filename :
4558886
Link To Document :
بازگشت