Title :
Post breakdown oxide lifetime based on digital circuit failure
Author :
Ribes, G. ; Roy, D. ; Huard, V. ; Monsieur, F. ; Rafik, M. ; Roux, J.-M. ; Parthasarathy, C.
Author_Institution :
STmicroelectronics, Crolles
fDate :
April 27 2008-May 1 2008
Abstract :
The Reliability margin of aggressively scaled SiO-based gate dielectrics is strongly reduced. However, the first breakdown (BD) event of ultrathin oxide MOS devices does not always cause the functional failure of digital circuits. This opens the possibility of gaining additional reliability margins from the post-BD stage and has motivated a lot of research in this field. One of the areas of activity has been the study of the statistics of successive BD events because a very important chip lifetime enhancement is obtained when a number of BD events are tolerated without chip failure. However the lifetime extension based on basic transistor parameters shift DeltaVt, DeltaIdsat after breakdown is lacking. This paper provides the first methodology which extends the lifetime of a broken transistor using typical transistor failure criteria: DeltaVt = 50 mV and DeltaIdsat = 10%. The lifetime extension provided by this new methodology is compared to lifetime extension based on multiple breakdowns on a same device and on the chip.
Keywords :
MOS digital integrated circuits; MOSFET; failure analysis; integrated circuit reliability; life testing; semiconductor device breakdown; PMOS transistor; chip lifetime enhancement; digital circuit failure; gate dielectrics; lifetime extension detection; post breakdown oxide lifetime; reliability margin; transistor parameters; ultrathin oxide MOS devices; Degradation; Dielectric breakdown; Digital circuits; Electric breakdown; MOS devices; MOSFETs; Niobium compounds; Statistics; Stress; Titanium compounds;
Conference_Titel :
Reliability Physics Symposium, 2008. IRPS 2008. IEEE International
Conference_Location :
Phoenix, AZ
Print_ISBN :
978-1-4244-2049-0
Electronic_ISBN :
978-1-4244-2050-6
DOI :
10.1109/RELPHY.2008.4558889