Title :
An efficient high speed Wallace tree multiplier
Author :
Sureka, N. ; Porselvi, R. ; Kumuthapriya, K.
Author_Institution :
Tagore Eng. Coll., Chennai, India
Abstract :
Power dissipation of integrated circuits is a major concern for VLSI circuit designers. A Wallace tree multiplier is an improved version of tree based multiplier architecture. It uses carry save addition algorithm to reduce the latency. This paper aims at further reduction of the latency and power consumption of the Wallace tree multiplier. This is accomplished by the use of 4:2, 5:2 compressors and a proposed carry select adder. The result shows that the proposed Wallace tree multiplier is 44.4% faster than the conventional Wallace tree multiplier, along with realization of 11% of reduced power consumption. The simulations have been carried out using the Modelsim and Xilinx tools.
Keywords :
VLSI; adders; circuit simulation; integrated circuit design; multiplying circuits; Modelsim tool; VLSI circuit designer; Xilinx tool; carry select adder; compressor; high speed Wallace tree multiplier; integrated circuit; power consumption; power dissipation; save addition algorithm; Adders; Compressors; Computer architecture; Delays; Multiplexing; Power demand; Very large scale integration; Carry select adder; Wallace tree; adder; compressors; multiplier;
Conference_Titel :
Information Communication and Embedded Systems (ICICES), 2013 International Conference on
Conference_Location :
Chennai
Print_ISBN :
978-1-4673-5786-9
DOI :
10.1109/ICICES.2013.6508192