DocumentCode
2050477
Title
Path delay test compaction with process variation tolerance
Author
Kajihara, Seiji ; Fukunaga, Masayasu ; Wen, Xiaoqing ; Maeda, Toshiyuki ; Hamada, Shuji ; Sato, Yasuo
Author_Institution
Kyushu Inst. of Technol., lizuka, Japan
fYear
2005
fDate
13-17 June 2005
Firstpage
845
Lastpage
850
Abstract
In this paper we propose a test compaction method for path delay faults in a logic circuit. The method generates a compact set of two-pattern tests for faults on long paths selected with a criterion. While the proposed method generates each two-pattern test for more than one fault in the target fault list as well as ordinary test compaction methods, secondary target faults are selected from the fault list such that many other faults, which may not be included in the fault list, are detected by the test pattern. Even if faults on long paths in a manufactured circuit are not included in the fault list due to a process variation or noise, the compact test set would detect the longer untargeted faults, i.e., the test set has a noise or variation tolerant nature. Experimental results show that the proposed method can generate a compact test set and it detects longer untargeted path delay faults efficiently.
Keywords
automatic test pattern generation; logic circuits; logic testing; compact test set; delay testing; logic circuit; path delay faults; path delay test compaction; process variation tolerance; target fault list; test pattern; two-pattern tests; Circuit faults; Circuit noise; Circuit testing; Compaction; Delay; Electrical fault detection; Fault detection; Logic circuits; Logic testing; Test pattern generators;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2005. Proceedings. 42nd
Print_ISBN
1-59593-058-2
Type
conf
DOI
10.1109/DAC.2005.193933
Filename
1510453
Link To Document