DocumentCode :
2050537
Title :
Multiprocessor on chip: beating the simulation wall through multiobjective design space exploration with direct execution
Author :
Mouhoub, R.B. ; Hammami, Omar
Author_Institution :
ENSTA
fYear :
2006
fDate :
25-29 April 2006
Abstract :
Design space exploration of multiprocessors on chip requires both automatic performance analysis techniques and efficient multiprocessors configuration performance evaluation. Prohibitive simulation time of single multiprocessor configuration makes large design space exploration impossible without massive use of computing resources and still implementation issues are not tackled. This paper proposes a new performance evaluation methodology for multiprocessors on chip which conduct a multiobjective design space exploration through emulation. The proposed approach is validated on a 4 way multiprocessor on chip design space exploration where a 6 order of magnitude improvement have been achieved over cycle accurate simulation
Keywords :
microprocessor chips; multiprocessing systems; performance evaluation; system-on-chip; automatic performance analysis; direct execution; multiobjective design space exploration; multiprocessor on chip; multiprocessors configuration performance evaluation; Computational modeling; Design methodology; Design optimization; Discrete event simulation; Emulation; Intellectual property; Performance analysis; Space exploration; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing Symposium, 2006. IPDPS 2006. 20th International
Conference_Location :
Rhodes Island
Print_ISBN :
1-4244-0054-6
Type :
conf
DOI :
10.1109/IPDPS.2006.1639623
Filename :
1639623
Link To Document :
بازگشت