DocumentCode :
2050614
Title :
Performance space modeling for hierarchical synthesis of analog integrated circuits
Author :
Gielen, Georges ; McConaghy, Trent ; Eeckelaert, T.
Author_Institution :
Katholieke Univ. Leuven, Belgium
fYear :
2005
fDate :
13-17 June 2005
Firstpage :
881
Lastpage :
886
Abstract :
Automated analog sizing is becoming an unavoidable solution for increasing analog design productivity. The complexity of typical analog SoC subsystems however calls for efficient methods that can handle design hierarchy, in terms of both performance estimation and hierarchical design optimization method. This paper discusses and compares recent developments in this area, with special emphasis on automated modeling and on multi-objective bottom-up hierarchical design.
Keywords :
analogue integrated circuits; circuit optimisation; integrated circuit layout; system-on-chip; analog SoC; analog design productivity; analog integrated circuits; automated analog sizing; automated modeling; hierarchical design optimization; hierarchical synthesis; performance estimation; performance space modeling; Analog integrated circuits; Circuit synthesis; Computational modeling; Design engineering; Design methodology; Integrated circuit modeling; Integrated circuit synthesis; Permission; Productivity; Runtime;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings. 42nd
Print_ISBN :
1-59593-058-2
Type :
conf
DOI :
10.1109/DAC.2005.193939
Filename :
1510459
Link To Document :
بازگشت