Title :
Gradient method based design methodology for time and area optimization of a pipelined attached processor architecture
Author :
Jagannath, K. Rajesh ; Gibson, Glenn A.
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., El Paso, TX, USA
Abstract :
A procedure for producing a design of a pipelined attached processor is described. It assumes that a set of algorithms and their frequencies of execution are specified. Then it determines designs that tend to minimize the execution time-cost product and execution time2-cost product, using gradient methods involving steepest descent. The designs are produced by allocating hardware subsystems such as memory subsystems, processors and routers subject to user resource constraints. The processors are assumed to be constructed of dynamic memory-to-memory pipelines
Keywords :
parallel architectures; performance evaluation; pipeline processing; area optimization; dynamic memory-to-memory pipelines; execution time-cost product; gradient method based design methodology; hardware subsystems; memory subsystems; pipelined attached processor architecture; processors; routers; steepest descent; time optimization; user resource constraints; Computer architecture; Costs; Delay; Design methodology; Design optimization; Gradient methods; Hardware; Pipelines; Resource management; Space exploration;
Conference_Titel :
High-Performance Computing, 1997. Proceedings. Fourth International Conference on
Conference_Location :
Bangalore
Print_ISBN :
0-8186-8067-9
DOI :
10.1109/HIPC.1997.634502