Title :
Combinational logic approach for designing RNS multipliers
Author :
Hiasat, Ahmad A. ; Abdel-Aty-Zohdy, Hoda S.
Author_Institution :
Dept. of Electron. Eng., Princess Sumaya Univ, Amman, Jordan
Abstract :
The design of Residue Number System (RNS) multipliers has received considerable attention in the last few years. This paper presents a new approach for designing modular multipliers using a combinational logic technique. The idea is based on constructing a truth table whose inputs are the bits of the multiplicand and the multiplier. The outputs are the bits of the modular product. Realizing any minimized Boolean function is achieved using two levels of gates. Compared to most recent developed approach, our new technique requires less integrated circuit area and operates at a higher speed
Keywords :
Boolean functions; CMOS logic circuits; VLSI; combinational circuits; integrated circuit design; logic CAD; logic design; multiplying circuits; residue number systems; RNS multipliers; combinational logic technique; minimized Boolean function; modular multiplier design; truth table; Minimization methods; Zinc;
Conference_Titel :
Circuits and Systems, 1996., IEEE 39th Midwest symposium on
Conference_Location :
Ames, IA
Print_ISBN :
0-7803-3636-4
DOI :
10.1109/MWSCAS.1996.594235