Title :
Defect-oriented IC test and diagnosis using VHDL fault simulation
Author :
Celeiro, F. ; Dias, L. ; Ferreira, J. ; Santos, M.B. ; Teixeira, J.P.
Author_Institution :
INESC, Lisbon, Portugal
Abstract :
High quality VLSI products require defect-oriented testing, as a complementary test technique. As the design activity is supported by hardware description languages, like VHDL, testing activity needs to follow this trend. In this paper, a methodology for defect-oriented test preparation is proposed, which leads to realistic VHDL fault modeling, injection and simulation. Heuristics for pseudo-realistic fault list generation (at the top-down design phase) are introduced. Two new tools are presented, fanthom and fastpen, and used on benchmark circuits, in top-down and bottom-up scenarios, for VHDL fault simulation and test effectiveness evaluation. Finally, the methodology and tools are shown to be useful for defects diagnosis
Keywords :
CMOS digital integrated circuits; circuit analysis computing; fault diagnosis; hardware description languages; integrated circuit testing; logic testing; CMOS digital ICs; VHDL fault simulation; bottom-up scenario; defect-oriented IC fault diagnosis; defect-oriented IC test; defects diagnosis; fanthom; fastpen; fault injection; hardware description languages; high quality VLSI products; pseudo-realistic fault list generation; realistic VHDL fault modeling; test effectiveness evaluation; top-down design phase; Circuit faults; Circuit simulation; Circuit synthesis; Circuit testing; Fault diagnosis; Hardware design languages; Integrated circuit modeling; Integrated circuit testing; Semiconductor device modeling; Very large scale integration;
Conference_Titel :
Test Conference, 1996. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-3541-4
DOI :
10.1109/TEST.1996.557119