DocumentCode :
2053486
Title :
Reversible Logic Synthesis via Biconditional Binary Decision Diagrams
Author :
Chattopadhyay, Anupam ; Littarru, Alessandro ; Amaru, Luca ; Gaillardon, Pierre-Emmanuel ; De Micheli, Giovanni
Author_Institution :
Sch. of Comput. Eng., NTU, Singapore, Singapore
fYear :
2015
fDate :
18-20 May 2015
Firstpage :
2
Lastpage :
7
Abstract :
Reversible logic synthesis is an emerging research area to aid the circuit implementation for multiple nano-scale technologies with bounded fan-out. Due to the inherent complexity of this problem, several heuristics are proposed in the literature. Among those, reversible logic synthesis using decision diagrams offers an attractive solution due to its scalability and performance. In this paper, we exploit a novel, canonical, Biconditional Binary Decision Diagram (BBDD) for reversible logic synthesis. Using BBDD, for multiple classes of Boolean functions, superior circuit performance is achievable due to its compacter presentation. We discuss theoretical and experimental studies in comparison with state-of-the-art reversible logic synthesis based on decision diagrams.
Keywords :
binary decision diagrams; logic circuits; logic design; nanoelectronics; BBDD; Boolean functions; biconditional binary decision diagrams; bounded fan-out; circuit performance; multiple nano-scale technology; reversible logic synthesis; Benchmark testing; Binary decision diagrams; Boolean functions; Hamming weight; Logic gates; Optimization; BBDD; BDD; Reversible Logic Synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic (ISMVL), 2015 IEEE International Symposium on
Conference_Location :
Waterloo, ON
ISSN :
0195-623X
Type :
conf
DOI :
10.1109/ISMVL.2015.21
Filename :
7238123
Link To Document :
بازگشت