Title :
Design of a Compact Ternary Parallel Adder/Subtractor Circuit in Quantum Computing
Author :
Lisa, Nusrat Jahan ; Md Hasan Babu, Hafiz
Author_Institution :
Dept. of Comput. Sci. & Eng., Ahasnaullah Univ. of Sci. & Technol., Dhaka, Bangladesh
Abstract :
In this paper, we present an optimized design for the quantum ternary adder/subtract or circuit. We propose the design of quantum Ternary Peres Gate (TPG). The design of our proposed quantum ternary adder/subtract or circuit consists of two parts: a) Firstly, it has the design of a quantum ternary full-adder circuit using the proposed TPG gates, and b) Secondly, it designs the proposed adder/subtract or circuit by using the constructed full-adder in a) and M-S gates. We also propose a heuristic to design a compact ternary adder/subtract or circuit. Our circuits perform much better than the existing ones.
Keywords :
adders; integrated circuit design; quantum gates; M-S gates; TPG gates; full-adder; quantum computing; quantum ternary Peres gate; quantum ternary adder-subtractor circuit; ternary parallel adder-subtractor circuit; Adders; Algorithm design and analysis; Complexity theory; Computers; DH-HEMTs; Logic gates; Quantum computing; Adder/Subtractor Circuit; Garbage Outputs; Quantum Computing; Quantum Logic; Ternary Peres Gate;
Conference_Titel :
Multiple-Valued Logic (ISMVL), 2015 IEEE International Symposium on
Conference_Location :
Waterloo, ON
DOI :
10.1109/ISMVL.2015.23