DocumentCode :
2054628
Title :
A new method for partial scan design based on propagation and justification requirements of faults
Author :
Park, Insung ; Ha, Dong Sam ; Sim, Gyoochan
Author_Institution :
Sch. of Electr. Eng., Purdue Univ., West Lafayette, IN, USA
fYear :
1995
fDate :
21-25 Oct 1995
Firstpage :
413
Lastpage :
422
Abstract :
Scan design can be viewed as scanning flip-flops, so that faults, otherwise aborted, are detected by meeting propagation and justification requirements. In this paper, we propose a new method which identifies justification and propagation requirements of aborted faults through combinational test generation and selects flip-flops to meet the requirements. Two procedures, optimal and heuristic, were considered in the process. We implemented the heuristic procedure in a program called BELLONA. BELLONA selects flip-flops progressively to lead to high fault efficiency. Our experimental results show that BELLONA achieves 100% fault efficiency for all circuits experimented with, on average, 19% of flip-flops selected
Keywords :
automatic testing; design for testability; flip-flops; integrated circuit testing; logic testing; sequential circuits; BELLONA program; aborted faults; combinational test generation; fault efficiency; flip-flops; heuristic procedures; justification requirements; optimal procedures; partial scan design; propagation requirements; Circuit faults; Circuit testing; Electrical fault detection; Fault detection; Fault diagnosis; Feedback circuits; Feedback loop; Flip-flops; Sequential analysis; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1995. Proceedings., International
Conference_Location :
Washington, DC
ISSN :
1089-3539
Print_ISBN :
0-7803-2992-9
Type :
conf
DOI :
10.1109/TEST.1995.529867
Filename :
529867
Link To Document :
بازگشت