DocumentCode
2054890
Title
Intelligent dual-speed design for face-up chemical mechanical polishing
Author
Chen, Yung-Yaw ; Lin, Jia-Chuan
Author_Institution
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei
fYear
2005
fDate
24-28 July 2005
Firstpage
1133
Lastpage
1138
Abstract
Chemical mechanical polishing (CMP) has become increasingly important as the feature size of the IC processing stepping into under 0.25 mum and the range of nanometers. The decreasing feature size and the increasing complexity of circuit layouts mandate the uniformity of the processing surfaces in multi-layer integrated circuits. To further improve the planarization process, the traditional face-down CMP configuration is being replaced by the face-up design for its local planarity, small form factor, and economy in material cost. In this paper, an intelligent dual-speed polishing procedure is proposed for the face-up CMP design. The integration of two different polishing speeds with parameter optimization can significantly reduce the non-uniformity of the wafer surface. Simulations are performed to demonstrate the effectiveness of the proposed dual-speed design
Keywords
chemical mechanical polishing; integrated circuit technology; planarisation; process design; IC processing; face-up chemical mechanical polishing; intelligent dual-speed design; multi-layer integrated circuits; planarization process; wafer surface; Chemical processes; Circuits; Costs; Equations; Planarization; Powders; Rough surfaces; Semiconductor device modeling; Slurries; Surface roughness;
fLanguage
English
Publisher
ieee
Conference_Titel
Advanced Intelligent Mechatronics. Proceedings, 2005 IEEE/ASME International Conference on
Conference_Location
Monterey, CA
Print_ISBN
0-7803-9047-4
Type
conf
DOI
10.1109/AIM.2005.1511162
Filename
1511162
Link To Document