DocumentCode :
2056106
Title :
Backplane interconnect test in a boundary-scan environment
Author :
Ke, Wuudiann
Author_Institution :
Bell Labs., Lucent Technol., Princeton, NJ, USA
fYear :
1996
fDate :
20-25 Oct 1996
Firstpage :
717
Lastpage :
724
Abstract :
We present algorithms for generating and applying backplane interconnect test in a boundary-scan environment. Several unique characteristics distinguish backplane interconnect test from intra-board interconnect test. We address these special characteristics and provide a solution that reduces test data volume, accommodates dynamic backplane configuration, resolve test synchronization issue and supports uses of different board technologies. We propose a walking-enable test algorithm that guarantees high fault coverage and fine diagnosis resolution. The simplicity of the walking-enable test algorithm enables straightforward implementations. Other algorithms are also presented to provide trade-offs between test application time,fault coverage and diagnosis resolution. The proposed algorithms can also be used for testing cables that connect boards or backplanes
Keywords :
automatic testing; boundary scan testing; data structures; fault location; logic testing; printed circuit testing; synchronisation; backplane interconnect test; boundary-scan environment; data representation; diagnosis resolution; high fault coverage; intra-board interconnect test; mixed technologies; synchronization; test synchronisation; walking-enable test algorithm; Access protocols; Assembly; Backplanes; Communication cables; Fault diagnosis; Logic testing; Master-slave; Monitoring; Pins; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1996. Proceedings., International
Conference_Location :
Washington, DC
ISSN :
1089-3539
Print_ISBN :
0-7803-3541-4
Type :
conf
DOI :
10.1109/TEST.1996.557130
Filename :
557130
Link To Document :
بازگشت