Title :
A 10-bit 50-MS/s charge injection pipelined ADC using a digital calibration
Author :
Mafi, HamidReza ; Shamsi, Hossein ; Mohammadi, Reza ; Shami, Ehsan
Author_Institution :
Fac. of Electr. Eng., Univ. of Qazvin, Qazvin, Iran
Abstract :
In this paper, a 10-bit 50-Msample/s pipelined ADC by using dynamic charge injection technique is presented. By the proposed scheme, the input voltage range is increased and power consumption is reduced. For the calibration of the output codes, a new method is presented which uses polynomial inverse function. By the use of the inverse function and simultaneously adjustment of both the weights of stages and coefficients of polynomials, linearity is achieved. The proposed ADC is designed and simulated in a 90-nm CMOS technology. Simulation results show that the ADC achieves a peak signal-to-noise-and-distortion ratio (SNDR) of 64 dB, a peak spurious-free dynamic range (SFDR) of 72.5 dB. The ADC´s power consumption (without calibration circuitry) is 1 mW (without calibration circuitry).
Keywords :
CMOS integrated circuits; analogue-digital conversion; calibration; charge injection; pipeline arithmetic; polynomials; power consumption; signal processing; CMOS technology; SFDR; SNDR; calibration circuitry; charge injection pipelined ADC; digital calibration; dynamic charge injection technique; input voltage range; noise figure 64 dB; noise figure 72.5 dB; output codes; peak signal-to-noise-and-distortion ratio; peak spurious-free dynamic range; polynomial inverse function; power 1 mW; power consumption; size 90 nm; Calibration; Capacitors; Logic gates; Mathematical model; Polynomials; Power demand; Charge injection; digital calibration; pipelined ADC; polynomials inverse function;
Conference_Titel :
Systems, Signals and Devices (SSD), 2012 9th International Multi-Conference on
Conference_Location :
Chemnitz
Print_ISBN :
978-1-4673-1590-6
Electronic_ISBN :
978-1-4673-1589-0
DOI :
10.1109/SSD.2012.6198078