DocumentCode :
2056644
Title :
A scalable architecture of a structured LDPC decoder
Author :
Lee, Jason Kwok-San ; Lee, Benjamin ; Thorpe, Jeremy ; Andrews, Kenneth ; Dolinar, Sam ; Hamkins, Jon
Author_Institution :
Jet Propulsion Lab., California Inst. of Technol., Pasadena, CA, USA
fYear :
2004
fDate :
27 June-2 July 2004
Firstpage :
292
Abstract :
We present a scalable decoding architecture for a certain class of structured LDPC codes. The codes are designed using a small (n, r) protograph that is replicated Z times to produce a decoding graph for a (Z×n, Z×r) code. Using this architecture, we have implemented a decoder for a (4096, 2048) LDPC code on a Xilinx Virtex-II 2000 FPGA, and achieved decoding speeds of 31 Mbps with 10 fixed iterations. The implemented message-passing algorithm uses an optimized 3-bit nonuniform quantizer that allows near floating point performance in the waterfall region, with drastically smaller hardware implementation requirements.
Keywords :
field programmable gate arrays; iterative decoding; message passing; parity check codes; Xilinx Virtex-II 2000 FPGA; floating point performance; low density parity check codes; message-passing algorithm; optimized 3-bit nonuniform quantizer; protograph; scalable decoding architecture; structured LDPC code; Computer architecture; Field programmable gate arrays; Hardware; Iterative decoding; Laboratories; Parity check codes; Processor scheduling; Propulsion; Quantization; Space technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Theory, 2004. ISIT 2004. Proceedings. International Symposium on
Print_ISBN :
0-7803-8280-3
Type :
conf
DOI :
10.1109/ISIT.2004.1365330
Filename :
1365330
Link To Document :
بازگشت