DocumentCode :
2058773
Title :
A hardware architecture of Prewitt edge detection
Author :
Seif, Aramesh ; Salut, Mohammad Mohammadpour ; Marsono, Muhammad Nadzir
Author_Institution :
Fac. of Electr. Eng., Univ. Teknol. Malaysia, Skudai, Malaysia
fYear :
2010
fDate :
20-21 Nov. 2010
Firstpage :
99
Lastpage :
101
Abstract :
This paper presents an efficient hardware architecture of Prewitt edge detection for high speed image processing applications. The hardware design is implemented by using Verilog hardware description language, whereas the software part is developed by using Matlab. The zero computational error analysis indicates that the proposed architecture produces similar outputs with ideal result obtained by Matlab software simulation. The architecture is capable of operating at a clock frequency of 145 MHz at 550 frames per second (fps), which implies that the system is suitable for both image processing and computer vision applications.
Keywords :
computer vision; edge detection; electronic engineering computing; error analysis; hardware description languages; memory architecture; Matlab; Prewitt edge detection; Verilog hardware description language; computer vision; error analysis; frequency 145 MHz; hardware architecture; image processing; Computational modeling; Computer architecture; Frequency synthesizers; Image edge detection; Image segmentation; Real time systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Sustainable Utilization and Development in Engineering and Technology (STUDENT), 2010 IEEE Conference on
Conference_Location :
Petaling Jaya
Print_ISBN :
978-1-4244-7504-9
Type :
conf
DOI :
10.1109/STUDENT.2010.5686999
Filename :
5686999
Link To Document :
بازگشت